PDP SEO Portlet

W3L1ZC105MAT1A

Capacitor Array, 1 uF, 0612 [1632 Metric], 10 V, 4 Capacitors, Wraparound, ± 20%, Surface Mount, X7R

Manufacturer:Kyocera AVX
Avnet Manufacturer Part #: W3L1ZC105MAT1A
Secondary Manufacturer Part#: W3L1ZC105MAT1A
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The size of a current loop has the greatest impact on the ESL characteristics of a surface mount capacitor. There is a secondary method for decreasing the ESL of a capacitor. This secondary method uses adjacent opposing current loops to reduce ESL. The InterDigitated Capacitor (IDC) utilizes both primary and secondary methods of reducing inductance. The IDC architecture shrinks the distance between terminations to minimize the current loop size, then further reduces inductance by creating adjacent opposing current loops.An IDC is one single capacitor with an internal structure that has been optimized for low ESL. Similar to standard MLCC versus LICCs, the reduction in ESL varies by EIA case size. Typically, for the same EIA size, an IDC delivers an ESL that is at least 80% lower than an MLCC.

  • 0306, 0508, 0612 sizes utilizing X7R, X7S or X5R dielectrics with options to have up to 8 terminals
  • Voltage Ratings: 4, 6.3, 10, 16, 25V
  • Capacitance Range: 0.01µF (min) – 3.3µF (max)

Technical Attributes

Find Similar Parts

Description Value
1 uF
± 20%
0612 [1632 Metric]
Surface Mount
Wraparound
MSL 1 - Unlimited
4
125 °C
-55 °C
1.6 mm
3.2 mm
-888
10 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: NO RECOVERY FEE
ECCN: EAR99
HTSN: 8532240020
Schedule B: 8532240020
In Stock :  0
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:2000  Mult:2000  
USD $:
2000+
$0.30184
4000+
$0.3003
8000+
$0.29876
16000+
$0.29722
32000+
$0.29568