PDP SEO Portlet

74HC138D

Decoder / Demultiplexer, HC Family, 1 Gate, 3 Input, 8 Output, 5.2 mA, 2 V to 6 V, SOIC-16

Manufacturer:Toshiba
Avnet Manufacturer Part #: 74HC138D
Secondary Manufacturer Part#: 74HC138D
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74HC138D is a high speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The 74HC138D decoder accepts three binary weighted address inputs (A0, A1 and A3) and when enabled, provides 8 mutually exclusive active LOW outputs (Y0 to Y7). This device features three enable inputs: two active LOW (E1 and E2) and one active HIGH (E3). Every output is HIGH unless E1 and E2 are LOW and E3 is HIGH. This multiple enable function allows easy parallel expansion to a 1-of-32 (5 lines to 32 lines) decoder with just four 74HC138D ICs and one inverter. This device can be used as an eight output demultiplexer by using one of the active LOW enable inputs as the data input and the remaining enable inputs as strobes. Permanently tie unused enable inputs to their appropriate active HIGH- or LOW-state.

  • Demultiplexing capability
  • Multiple input enable for easy expansion
  • Complies with JEDEC standard no. 7A
  • Ideal for memory chip select decoding
  • Active LOW mutually exclusive outputs
  • HBM EIA/JESD22-A114-F exceeds 2000V
  • MM EIA/JESD22-A115-A exceeds 200V

Technical Attributes

Find Similar Parts

Description Value

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  2500.0
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $:
2500+
$0.13894
5000+
$0.13824
10000+
$0.13753
20000+
$0.13683
40000+
$0.13613