EV12DS130AZPY-EB
Evaluation Board for the EV12DS130AZPY DAC
- RoHS 10 Compliant
- Tariff Charges
The EV12DS130 is a 12-bit 3 Gsps DAC with an integrated 4:1 or 2:1 multiplexer, allowing easy interface with standard LVDS FPGAs thanks to user friendly features as OCDS, PSS. It embeds different output modes (RTZ, NRZ, narrow RTZ, RF) that allow performance optimizations depending on the working Nyquist zone.
The Noise Power Ratio (NPR) performance, over more than 900 MHz instantaneous bandwidth, and the high linearity (SFDR, IMD) over full 1st Nyquist zone at 3 Gsps (NRZ feature), make this product well suited for high-end applications such as arbitrary waveform generators and broadband DDS systems.
- 12-bit Resolution
- 3 Gsps Guaranteed Conversion Rate
- 7 GHz Analog Output Bandwidth
- 4:1 or 2:1 integrated Parallel MUX (Selectable)
- Selectable Output Modes for performance optimization: Return to Zero, Non Return to Zero, Narrow Return to Zero, RF
- Low Latency Time: 3.5 Clock Cycles
- 1.4 Watt Power Dissipation in MUX 4:1 Mode
- Functions Selectable MUX Ratio 4:1 (Full Speed), 2:1 (Half Speed) Triple Majority Voting User-friendly Functions: Gain Adjustment Input Data Check Bit (FPGA Timing Check) Setup Time and Hold Time Violation Flags (STVF, HTVF) Clock Phase Shift Select for Synchronization with DSP (PSS[2:0]) Output Clock Division Selection (Possibility to Change the Division Ratio of the DSP Clock) Input Under Clocking Mode Diode for Die junction Temperature Monitoring
- LVDS Differential Data input and DSP Clock Output
- Analog Output Swing: 1Vpp Differential (100? Differential Impedance)
- External Rese
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| No | ||
| Data Conversion Tools | ||
| No | ||
| No | ||
| Data Conversion Tools |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A001.A.5.B |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |