NB3F8L3005CMNTBG
2:1:5 LVCMOS Fanout Buffer, 3.3V / 2.5V / 1.8V / 1.5V
- RoHS 10 Compliant
- Tariff Charges
The NB3F8L3005C is a 2:1:5 Clock / Data fanout buffer operatingon a 3.3 V / 2.5 V Core VDD and two flexible 3.3 V / 2.5 V / 1.8 V /1.5 V VDDOx supplies which must be equal or less than VDD.A Mux selects between a Crystal input, or a differential/SE Clock /Data inputs. Differential Inputs accept LVPECL, LVDS, HCSL, orSSTL and Single-Ended levels. The Crystal input isdisabled when a Clock input is selected. Output enable pin, OE,synchronously forces a High Impedance state (Hi-Z) when Low. Outputs consist of five single-ended LVCMOS outputs.
- Five LVCMOS / LVTTL Outputs up to 200 MHz
- Differential Inputs Accept LVPECL, LVDS, HCSL, SSTL, orLVCMOS/LVTTL
- Crystal Interface
- Crystal Input Frequency Range: 10 MHz to 50 MHz
- Output Skew: 10 ps Typical
- Additive RMS Phase Jitter @ 156.25 MHz, (12 kHz – 20 MHz):0.03 ps (Typical)
- Synchronous Output Enable
- Output Defined Level When Input is Floating
- Multiple Power Supply Modes Available
- Two Separate Output Bank Power Supplies
- Industrial Temperature Range: -40°C to 85°C
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Fanout Buffer | ||
| QFN-EP | ||
| 50 MHz | ||
| 10 MHz | ||
| HCSL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL | ||
| 1 | ||
| 5 | ||
| 24 | ||
| 85 °C | ||
| -40 °C | ||
| LVCMOS, LVTTL | ||
| NB3F8L3005C Series | ||
| 3.465 Vdc | ||
| 3.135 Vdc |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | PROJECTED FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |