MC10EP33DG
Multiplier/Divider, Divide by 4, 2 Input, 4 GHz, 3 V to 5.5 V, 8 Pins, NSOIC
- RoHS 10 Compliant
- Tariff Charges
The MC10/100EP33 is an integrated divide by 4 divider. The differential clock inputs.The V pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage.V may also rebias AC coupled inputs. When used, decouple V and V via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5mA. When not used, V should be left open.The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple EP33's in a system.The 100 Series contains temperature compensation.
- 320ps Propagation Delay
- Maximum Frequency > 4 GHz Typical
- PECL Mode Operating Range: VCC= 3.0 V to 5.5 V with VEE= 0 V
- NECL Mode Operating Range: VCC= 0 V with VEE= -3.0 V to -5.5 V
- Open Input Default State
- Safety Clamp on Inputs
- Q Output will default LOW with inputs open or at VEE
- VBB Output
- Pb-Free Packages are Available
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Divider | ||
| Matte Tin | ||
| ECL | ||
| 265 | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 1 | ||
| 1 | ||
| -3.3, -5, 3.3, 5 V | ||
| -40 to 85 °C | ||
| 8SOIC N | ||
| 8 | ||
| 5 x 4 x 1.5 mm | ||
| No | ||
| SOIC N |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | PROJECTED FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |