PDP SEO Portlet

MC100LVEP34DTG

2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

Manufacturer:onsemi
Avnet Manufacturer Part #: MC100LVEP34DTG
Secondary Manufacturer Part#: MC100LVEP34DTG
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The MC100LVEP34 is a low skew DIV2, DIV4, DIV8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers aresynchronous to each other, therefore, the common output edges are all preciselyaligned. The V pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias AC coupled inputs. When used, decouple V and V via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V should be left open.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEP34s in a system.Single-ended CLK input operation is limited to a V of = 3.0 V in PECL mode, or V = -3.0 V in NECL mode.

  • 35 ps Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • The 100 Series Contains Temperature Compensation.
  • PECL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = -2.375 V to -3.8 V
  • Open Input Default State
  • LVDS Input Compatible

Technical Attributes

Find Similar Parts

Description Value
Clock Generator
ECL
3
16
85 °C
-40 °C
ECL
3.8 Vdc
2.375 Vdc

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 161 Weeks
Price for: Each
Quantity:
Min:96  Mult:96  
USD $: