MC100EPT21DG
Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator
- RoHS 10 Compliant
- Tariff Charges
The MC100EPT21DG is a 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator ideal for applications which requires the translation of a clock or data signal. Because LVPECL (positive ECL), LVDS and positive CML input levels and LVTTL/LVCMOS output levels are used, only 3.3V and ground are required. The VBB output allows this EPT21 to be cap coupled in either single-ended or differential input mode. When single-ended cap coupled, VBB output is tied to the D input and D is driven for a non-inverting buffer or VBB output is tied to the D input and D is driven for an inverting buffer. When cap coupled differentially, VBB output is connected through a resistor to each input pin. If used, the VBB pin should be bypassed to VCC via a 0.01F capacitor. For a single-ended direct connection use an external voltage reference source such as a resistor divider. Do not use VBB for a single-ended direct connection or port to another device.
- LVPECL/LVDS/CML Inputs
- LVTTL/LVCMOS Outputs
- 24mA TTL outputs
- Contains temperature compensation
- 275MHz Typical maximum frequency
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Matte Tin | ||
| ECL | ||
| Translator | ||
| 265 | ||
| -3 mA | ||
| 24 mA | ||
| 2.25@3V to 3.6V ns | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 3.3 V | ||
| 8SOIC N | ||
| 8 | ||
| 5 x 4 x 1.5 mm | ||
| No | ||
| SOIC N | ||
| CML/LVDS/LVPECL to LVCMOS/LVTTL |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |