MC100EP451FAG
3.3 V / 5.0 V ECL 6-Bit Differential Register with Master Reset
- RoHS 10 Compliant
- Tariff Charges
The MC10/100EP451 is a 6-bit fully differential register with common clock and single ended Master Reset (MR). It is ideal for very high frequency applications where a registered data path is necessary. All inputs have a 75k-ohm pulldown resistor internally. Differential inputs have an override clamp. Unused differential register inputs can be left open and will default LOW. When the differential inputs are forced to +1.2 V, the clamp will override and force the output to a default state. When in the default state, and since the flip-flop is edge triggered, the output reaches a determined, but not predicted, valid state.The positive transition of CLK (pin 4) will latch the registers. Master Reset (MR) HIGH will asynchronously reset all registers forcing Q outputs to go LOW.The 100 Series contains temperature compensation.
- 450 ps Typical Propagation Delay
- Maximum Frequency > 3.0 GHz Typical
- Asynchronous Master Reset
- 20 ps Skew Within Device, 35 ps Skew Device-To-Device
- PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
- NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -5.5 V
- Open Input Default State
- Safety Clamp on Inputs
- Pb-Free Packages are Available
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| No | ||
| Differential | ||
| Matte Tin | ||
| ECL | ||
| D-Type Bus Interface | ||
| 265 | ||
| -50 mA | ||
| 0.55@3V to 5.5V ns | ||
| -3, 3 V | ||
| Surface Mount | ||
| MSL 2 - 1 year | ||
| 6 | ||
| 6 | ||
| 6 | ||
| 1 | ||
| 0 | ||
| -40 to 85 °C | ||
| Differential | ||
| 32LQFP | ||
| 32 | ||
| Inverting|Non-Inverting | ||
| 7 x 7 x 1.45 mm | ||
| No | ||
| Master Reset | ||
| LQFP | ||
| Positive-Edge/Negative-Edge | ||
| -3.3|-5|3.3|5 V | 
ECCN / UNSPSC / COO
| Description | Value | 
|---|---|
| Country of Origin: | RECOVERY FEE | 
| ECCN: | EAR99 | 
| HTSN: | 8542390050 | 
| Schedule B: | 8542390060 | 
