PDP SEO Portlet

MC100EP196BMNG

3.3 V ECL Programmable Delay Chip with FTUNE

Manufacturer:onsemi
Product Category: Clock & Timing, Delay Lines
Avnet Manufacturer Part #: MC100EP196BMNG
Secondary Manufacturer Part#: MC100EP196BMNG
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The MC100EP196 is a programmable delay chip (PDC) designed primarily for clock deskewing and timing adjustment. It provides programmably variable delay of a differential ECL input signal. It has similar architecture to the EP195 with the added feature of further tuneability in delay using the FTUNE pin. The FTUNE input takes an analog voltage from V to V to fine tune the output delay from 0 to 60 ps.

  • Maximum Frequency > 1.2 GHz Typical
  • PECL Mode Operating Range: VCC = 3.0 V to 3.6 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -3.6 V
  • Open Input Default State
  • Safety Clamp on Inputs
  • A Logic High on the ENbar Pin Will Force Q to Logic Low
  • D[0:10] Can Accept Either ECL, LVCMOS, or LVTTL Inputs
  • VBB Output Reference Voltage
  • Pb-Free Packages are Available

Technical Attributes

Find Similar Parts

Description Value

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 161 Weeks
Price for: Each
Quantity:
Min:74  Mult:74  
USD $:
74+
$12.57143
148+
$11.89189
296+
$11.57895
592+
$11.28205
1184+
$11.0