PDP SEO Portlet

PCA9510ADP,118/BKN

Specialized Interface, I2C, cPCI, VME, Advanced TCA Cards & Other Multipoint Backplane Cards

Official logo for NXP
Manufacturer:NXP
Product Category: Logic ICs, Other Logic ICs
Avnet Manufacturer Part #: PCA9510ADP,118/BKN
Secondary Manufacturer Part#: PCA9510ADP,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The PCA9510A is a hot swappable I²C-bus and SMBus buffer that allows I/O card insertion into a live backplane without corrupting the data and clock buses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, the PCA9510A provides bidirectional buffering, keeping the backplane and card capacitances isolated. The PCA9510A has no rise time accelerator circuitry to prevent interference when there are multiple devices in the same system. The PCA9510A incorporates a digital ENABLE input pin, which enables the device when asserted HIGH and forces the device into a Low current mode when asserted LOW, and an open-drain READY output pin, which indicates that the backplane and card sides are connected together (HIGH) or not (LOW). During insertion, the PCA9510A SDAIN and SCLIN pins (inputs only) are precharged to 1 V to minimize the current required to charge the parasitic capacitance of the chip.

  • Bidirectional buffer for SDA and SCL lines increases fan-out and prevents SDA and SCL corruption during live board insertion and removal from multipoint backplane systems
  • Compatible with Standard-mode I²C-bus, Fast-mode I²C-bus, and SMBus standards
  • Active HIGH ENABLE input
  • Active HIGH READY open-drain output
  • High-impedance SDAn and SCLn pins for VCC = 0 V
  • 1 V precharge on SDAIN and SCLIN inputs
  • Supports clock stretching and multiple master arbitration and synchronization
  • Operating power supply voltage range: 2.7 V to 5.5 V
  • 5 V tolerant I/Os
  • 0 Hz to 400 kHz clock frequency
  • ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 1000 V CDM per JESD22-C101
  • Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
  • Packages offered: SO8, TSSOP8 (MSOP8)

Technical Attributes

Find Similar Parts

Description Value
Bus Buffer
Gold
260 °C
800 ns
Surface Mount
MSL 1 - Unlimited
2
2.7 to 5.5 V
-40 to 85 °C
8TSSOP
8
3.1 x 3.1 x 0.95 mm mm
No
Industrial
TSSOP

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390070
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $: