MPC8544VTALFA
MPU MPC85xx RISC 32-Bit 0.09um 667MHz 1.8V/2.5V/3.3V 783-Pin FC-BGA Tray
- RoHS 10 Compliant
- Tariff Charges
The MPC8544E PowerQUICC III is designed to offer the unique combination of high performance, exceptional integration and lower overall power consumption required for networking, communications and industrial control applications. The MPC8544E includes a high-performance e500 processor core built on Power Architecture technology, enhanced peripherals and high-speed interconnect technology to balance processor performance with I/O system throughput enabling clock speeds scaling from 667 MHz up to 1.067 GHz. Third-generation PowerQUICC III processors are based on Freescale’s 90 nanometer (nm) silicon-on-insulator (SOI) copper interconnect process technology, which is designed to enable the processors to deliver higher performance with lower power dissipation. The MPC8544E processor offers a wide range of high-speed connectivity options, including Gigabit Ethernet (GbE) interfaces with SGMII support and multiple PCI Express connections. Support for these high-speed interfaces should enable scalable connectivity to network processors and/or ASICs in the data plane while the PowerQUICC III is designed to handle complex, computationally demanding control plane processing tasks. The MPC8544E is also designed to provide support for legacy PowerQUICC III interfaces such as PCI, I²C, dual universal asynchronous receiver/transmitters (DUART) and local bus connections. These processors are also designed to feature a next-generation double data rate (DDR2) memory controller, enhanced GbE support, v2 e500 double precision floating point and the field proven 90 nm PowerQUICC III integrated security engines. Key Advantages High level of integration and performance Consistent programming model across the PowerQUICC III family Flexible SoC platform for fast time to market Simplified board design Large L2 cache at 256 KB High internal processing bandwidth Integrated DDR and DDR2 memory controller Two integrated Ethernet controllers (enhanced TSEC
- Dual dispatch superscalar, 7-stage pipeline design with out-of-order issue and execution
- 2,240 MIPS at 1.0 GHz (estimated Dhrystone 2.1)
- 36-bit physical addressing
- L1 cache—32 KB data and 32 KB instruction cache with line-locking support
- L2 cache—256 KB (8-way set associative); 256/128/64/32 KB can be used as SRAM
- L1 and L2 hardware coherency
- L2 cache and I/O transactions can be stashed into L2 cache regions
- 200 MHz clock rate (400 MHz data rate), 64-bit, 2.5V/2.6V I/O, DDR SDRAM
- 267 MHz clock rate (up to 533 MHz data rate), 64-bit, 1.8V I/O, DDR2 SDRAM
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 32 Bit | ||
| FCBGA | ||
| Surface Mount | ||
| PowerQUICC III | ||
| 1 | ||
| 783 | ||
| 667 | ||
| 105 °C | ||
| 0 °C |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.A.2 |
| HTSN: | 8542310045 |
| Schedule B: | 8542310025 |