HEF40175BTT,118
Flip Flop, HEF40175B, D, 45 ns, 45 MHz, 3.4 mA, 16 Pins, TSSOP
- RoHS 10 Compliant
- Tariff Charges
The HEF40175B is a quad edge-triggered D-type flip-flop with four data inputs (D0 to D3), a clock input (CP), an overriding asynchronous master reset input (MR), four buffered outputs (Q0 to Q3), and four complementary buffered outputs (Q0 to Q3). Information on D0 to D3 is transferred to Q0 to Q3 on the LOW-to-HIGH transition of CP if MR is HIGH. When LOW, MR resets all flip-flops (Q0 to Q3 = LOW; Q0 to Q3 = HIGH), independent of CP and D0 to D3. It operates over a recommended VDD power supply range of 3 V to 15 V referenced to VSS (usually ground). Unused inputs must be connected to VDD, VSS, or another input.
- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from–40 ? to +125 ?
- Complies with JEDEC standard JESD 13-B
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| No | ||
| Single-Ended | ||
| Gold | ||
| HEF4000 | ||
| D-Type Bus Interface | ||
| 260 | ||
| -4.2 mA | ||
| 160@5V|70@10V|50@15V ns | ||
| 0.004 mA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 4 | ||
| 4 | ||
| 4 | ||
| 1 | ||
| 0 | ||
| -40 to 125 °C | ||
| Differential | ||
| 16TSSOP | ||
| 16 | ||
| Inverting|Non-Inverting | ||
| 5.1 x 4.5 x 0.95 mm | ||
| 50 pF | ||
| No | ||
| Automotive | ||
| Master Reset | ||
| TSSOP | ||
| Positive-Edge | ||
| 3.3|5|9|12 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |