HEF4015BT,653
Shift Register, HEF4015B, Serial to Parallel, 2 Element, 4 -Bit, 16 Pins, SOIC
- RoHS 10 Compliant
- Tariff Charges
The HEF4015B is a dual edge-triggered 4-bit static shift register (serial-to-parallel converter). Each shift register has a serial data input (D), a clock input (CP), four fully buffered parallel outputs (Q0 to Q3) and an overriding asynchronous master reset input (MR). Information present on D is shifted to the first register position, and all the data in the register is shifted one position to the right on the LOW-to-HIGH transition of CP. A HIGH on MR clears the register and forces Q0 to Q3 to LOW, independent of CP and D. The clock input’s Schmitt trigger action makes the input highly tolerant of slower clock rise and fall times. It operates over a recommended VDD power supply range of 3 V to 15 V referenced to VSS(usually ground). Unused inputs must be connected to VDD, VSS, or another input.
- Tolerant of slow clock rise and fall times
- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- Specified from -40 °C to +85 °C.
- Complies with JEDEC standard JESD 13-B
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Uni-Directional | ||
| Gold | ||
| HEF4000 | ||
| Shift Register | ||
| 260 | ||
| 260@5V|110@10V|80@15V ns | ||
| 0.08 mA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 0 | ||
| 1 | ||
| 4 | ||
| 2 | ||
| 0 | ||
| 4 | ||
| -40 to 85 °C | ||
| Serial to Parallel | ||
| 16SO | ||
| No | ||
| 16 | ||
| 10 x 4 x 1.45 mm | ||
| 50 pF | ||
| No | ||
| Asynchronous | ||
| Industrial | ||
| SOIC | ||
| No | ||
| Positive-Edge | ||
| 3.3|5|9|12 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |