PDP SEO Portlet

74LVCH162374ADL,11

Flip Flop, 74LVCH162374A, D, 3.8 ns, 100 MHz, 12 mA, 48 Pins, SSOP

Manufacturer:Nexperia
Product Category: Logic ICs, Flip Flops
Avnet Manufacturer Part #: 74LVCH162374ADL,11
Secondary Manufacturer Part#: 74LVCH162374ADL,11
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74LVCH162374A is a 16-bit edge triggered flip-flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus-oriented applications. The device consists of two sections of 8 edge-triggered flip-flops. A clock (CP) input and an output enable are provided for each octal. Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications. The flip-flops store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW to HIGH CP transition. When output enable is LOW, the contents of the flip-flops are available at the outputs. When output enable is HIGH, the outputs go to the high-impedance OFF-state. Operation of the output enable input does not affect the state of the flip-flops. Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs. To reduce line noise, 30 ? series termination resistors are included in both high and low output stages.

  • 5 V tolerant inputs/outputs for interfacing with 5 V logic
  • Wide supply voltage range from 1.2 V to 3.6 V
  • CMOS low power consumption
  • Multibyte flow-through standard pinout architecture
  • Multiple low inductance supply pins for minimum noise and ground bounce
  • Direct interface with TTL levels
  • All data inputs have bus hold
  • High-impedance outputs when VCC = 0 V
  • Complies with JEDEC standard:
    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-B exceeds 200 V
    • CDM JESD22-C101E exceeds 1000 V
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

Technical Attributes

Find Similar Parts

Description Value
Yes
Single-Ended
Gold
LVC
D-Type Bus Interface
260
-12 mA
14@1.2V|3.7@3.3V ns
0.0001 mA
Surface Mount
MSL 1 - Unlimited
16
8
8
2
1
-40 to 125 °C
Single-Ended
3-State
48SSOP
48
Non-Inverting
16 x 7.6 x 2.35 mm
50 pF
No
SSOP
Positive-Edge
1.8|2.5|3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542330001
Schedule B: 8542330000
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:1581  Mult:1581  
USD $: