74LVC2G34GV-Q100,1
Buffer Gate, Dual, 1 Input, 6 Pins, TSOP, 74LVC2G34
- RoHS 10 Compliant
- Tariff Charges
The 74LVC2G34-Q100 provides two buffers. Inputs can be driven from either 3.3 V or 5 V devices. These features allow the use of these devices in a mixed 3.3 V and 5 V environment. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C
- Wide supply voltage range from 1.65 V to 5.5 V
- 5 V tolerant inputs for interfacing with 5 V logic
- High noise immunity
- Complies with JEDEC standard:
- JESD8-7 (1.65 V to 1.95 V)
- JESD8-5 (2.3 V to 2.7 V)
- JESD8B/JESD36 (2.7 V to 3.6 V)
- ESD protection:
- MIL-STD-883, method 3015 exceeds 2000 V
- HBM JESD22-A114F exceeds 2000 V
- MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 O)
- ±24 mA output drive (VCC = 3.0 V)
- CMOS low power consumption
- Latch-up performance exceeds 250 mA
- Direct interface with TTL levels
- Multiple package options
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| No | ||
| Single-Ended | ||
| LVC | ||
| Buffer | ||
| -32 mA | ||
| 32 mA | ||
| 5.5 V | ||
| 2.5@2.7V|2.2@3.3V|1.9@5V ns | ||
| 40 uA | ||
| 1.65 V | ||
| Surface Mount | ||
| 2 | ||
| 2 | ||
| 0 | ||
| 2 | ||
| 0 | ||
| 2 | ||
| -40 to 125 °C | ||
| 6 | ||
| Non-Inverting | ||
| 3.1 x 1.7 x 1 mm | ||
| 50 pF | ||
| No | ||
| TSOP | ||
| 5 V | ||
| 1.8|2.5|3.3|5 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |