PDP SEO Portlet

74LVC161D,118

Counter, Presettable Binary, Synchronous, 74LVC, 200 MHz, Max Count 15, 1.65 V to 3.6 V, 16 Pins, SOIC

Manufacturer:Nexperia
Product Category: Logic ICs, Counters
Avnet Manufacturer Part #: 74LVC161D,118
Secondary Manufacturer Part#: 74LVC161D,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74LVC161 is a synchronous presettable binary counter which features an internal look-ahead carry and can be used for high-speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel enable input (pin PE) disables the counting action and causes the data at the data inputs (pins D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at count enable inputs (pins CEP and CET). A LOW-level at the master reset input (pin MR) sets all four outputs of the flip-flops (pins Q0 to Q3) to LOW-level regardless of the levels at input pins CP, PE, CET and CEP (thus providing an asynchronous clear function). The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin CEP and CET) must be HIGH to count. The CET input is fed forward to enable the terminal count output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next cascaded stage. The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay CP to TC) and tsu (set-up time CEP to CP) according to the formula: fmax = 1/ (tPHL(max)+tsu) It is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families.

  • 5 V tolerant inputs for interfacing with 5 V logic
  • Wide supply voltage range from 1.2 V to 3.6 V
  • CMOS low power consumption
  • Direct interface with TTL levels
  • Asynchronous reset
  • Synchronous counting and loading
  • Two count enable inputs for n-bit cascading
  • Positive edge-triggered clock
  • Complies with JEDEC standard:
    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C
  • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-B exceeds 200 V
    • CDM JESD22-C101E exceeds 1000 V

Technical Attributes

Find Similar Parts

Description Value
Uni-Directional
Gold
LVC
Counter
260
3.8@2.7V|3.6@3.3V ns
Surface Mount
MSL 1 - Unlimited
2
4
4
1
0
4
-40 to 125 °C
UP Counter
16SO
Yes
16
Synchronous
10 x 4 x 1.45 mm
50 pF
No
Asynchronous
SOIC
Yes
Positive-Edge
Binary
1.8|2.5|3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 372 Weeks
Price for: Each
Quantity:
Min:5000  Mult:2500  
USD $:
5000+
$0.3021
10000+
$0.28944
20000+
$0.27859
40000+
$0.27135
80000+
$0.2605