74LVC157APW,118
Multiplexer, LVC Family, 4 Channels, 2:1, 1.65 V to 3.6 V, TSSOP-16
- RoHS 10 Compliant
- Tariff Charges
74LVC157APW,118 is a quad 2-input multiplexer. This device features select (S) and enable active-low E inputs. A HIGH on S selects data source 1, a LOW data source 0. A HIGH on active-low E forces all the outputs (1Y to 4Y) LOW. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V applications. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. It complies with JEDEC standard (JESD8-7A (1.65V to 1.95V), JESD8-5A (2.3V to 2.7V), JESD8-C/JESD36 (2.7V to 3.6V). It also features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V).
- Overvoltage tolerant inputs to 5.5V
- CMOS low power consumption, direct interface with TTL levels
- Input leakage current is ±0.1µA typical at (VCC = 3.6V; VI = 5.5V or GND, -40°C to +85°C)
- Supply current is 0.1µA typical at (VCC = 3.6V; VI = VCC or GND; IO = 0A, -40°C to +85°C)
- Input capacitance is 5pF typical at (VCC = 0V to 3.6V; VI = GND to VCC, -40°C to +85°C)
- Propagation delay is 16ns typical at (VCC = 1.2V, -40°C to +85°C)
- Output skew time is 1ns maximum at (VCC = 3V to 3.6V, -40°C to +85°C)
- Wide supply voltage range from 1.65V to 3.6V
- Operating temperature range from -40°C to +125°C
- TSSOP16 package
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 4 x 2:1 | ||
| Gold | ||
| LVC | ||
| Multiplexer | ||
| 260 | ||
| -24 mA | ||
| 24 mA | ||
| 3.6 V | ||
| 2.9@2.7V|2.5@3.3V ns | ||
| 1.2 V | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 8 | ||
| -40 to 125 °C | ||
| 16TSSOP | ||
| 16 | ||
| 5.1 x 4.5 x 0.95 mm | ||
| No | ||
| TSSOP | ||
| 5 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |