74HCT280DB,112
Parity Generator / Checker, 74HCT280, 1 Channel, 4.5 V to 5.5 V, 14 Pins, SSOP
- RoHS 10 Compliant
- Tariff Charges
The 74HC/HCT280 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT280 are 9-bit parity generators or checkers commonly used to detect errors in high-speed data transmission or data retrieval systems. Both even and odd parity outputs are available for generating or checking even or odd parity up to 9 bits. The even parity output (?E) is HIGH when an even number of data inputs (I0 to I8) are HIGH. The odd parity output (?0) is HIGH when an odd number of data inputs are HIGH. Expansion to larger word sizes is accomplished by tying the even outputs (?E) of up to nine parallel devices to the data inputs of the final stage. For a single-chip 16-bit even/odd parity generator/checker, see PC74HC/HCT7080.
- Word-length easily expanded by cascading
- Similar pin configuration to the “180” for easy system up-grading
- Generates either odd or even parity for nine data bits
- Output capability: standard
- ICC category: MSI
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Gold | ||
| HCT | ||
| Parity Generator/Checker | ||
| 260 | ||
| -4 mA | ||
| 4 mA | ||
| 45@4.5V ns | ||
| 8 uA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 9 | ||
| 1 | ||
| 5 V | ||
| 14SSOP | ||
| 14 | ||
| 6.4 x 5.4 x 1.8 mm | ||
| SSOP |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542330001 |
| Schedule B: | 8542330000 |