PDP SEO Portlet

74HCT112PW,118

Flip Flop, 74HCT112, JK, 19 ns, 70 MHz, 4 mA, 16 Pins, TSSOP

Manufacturer:Nexperia
Product Category: Logic ICs, Flip Flops
Avnet Manufacturer Part #: 74HCT112PW,118
Secondary Manufacturer Part#: 74HCT112PW,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT112 are dual negative-edge triggered JK-type flip-flops featuring individual nJ, nK, clock, set and reset inputs. The set and reset inputs, when LOW, set or reset the outputs as shown in the function table regardless of the levels at the other inputs. A HIGH level at the clock input enables the nJ and nK inputs and data will be accepted. The nJ and nK inputs control the state changes of the flip-flops as shown in the function table. The nJ and nK inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Output state changes are initiated by the HIGH-to-LOW transition of clock. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

  • Asynchronous set and reset
  • Output capability: standard
  • ICC category: flip-flops

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Gold
HCT
JK-Type
260
-6 mA
40@4.5V ns
0.004 mA
Surface Mount
MSL 1 - Unlimited
2
2
1
2
0
-40 to 125 °C
Differential
16TSSOP
16
Inverting|Non-Inverting
5.1 x 4.5 x 0.95 mm
50 pF
No
Set, Reset
TSSOP
Negative-Edge
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 98 Weeks
Price for: Each
Quantity:
Min:5000  Mult:2500  
USD $:
5000+
$0.375
10000+
$0.3657
20000+
$0.36048
40000+
$0.35521
80000+
$0.35