PDP SEO Portlet

74HCT109PW,118

Flip Flop, 74HCT109, JK, 17 ns, 61 MHz, 4 mA, 16 Pins, TSSOP

Manufacturer:Nexperia
Product Category: Logic ICs, Flip Flops
Avnet Manufacturer Part #: 74HCT109PW,118
Secondary Manufacturer Part#: 74HCT109PW,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) inputs, set and reset inputs; also complementary outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by tying the J and K inputs together. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

  • J, K inputs for easy D-type flip-flop
  • Toggle flip-flop or “do nothing” mode
  • Output capability: standard
  • ICC category: flip-flops

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Gold
HCT
JK-Type
260
-4 mA
35@4.5V ns
0.004 mA
Surface Mount
MSL 1 - Unlimited
2
2
1
2
0
-40 to 125 °C
Differential
16TSSOP
16
Inverting|Non-Inverting
5.1 x 4.5 x 0.95 mm
50 pF
No
Set, Reset
TSSOP
Positive-Edge
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:5000  Mult:2500  
USD $:
5000+
$0.24886
10000+
$0.24269
20000+
$0.23922
40000+
$0.23572
80000+
$0.23227