74HC4020PW,118
Counter, Binary Ripple, 74HC, 109 MHz, Max Count 16383, 2 V to 6 V, 16 Pins, TSSOP
The 74HC4020PW is a 14-stage Binary Ripple Counter with a clock input (CP), an overriding asynchronous master reset input (MR) and 12 buffered parallel outputs (Q0 and Q3 to Q13). The counter advances on the high-to-low transition of clock. A high on MR clears all counter stages and forces all outputs low, independent of the state of clock. Each counter stage is a static toggle flip-flop. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- CMOS Input level
- Complies with JEDEC standard No. 7A
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Uni-Directional | ||
| Gold | ||
| HC | ||
| Counter | ||
| 260 | ||
| 140@2V|28@4.5V|24@6V ns | ||
| 0.008 mA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 0 | ||
| 1 | ||
| 12 | ||
| 1 | ||
| 0 | ||
| 14 | ||
| -40 to 125 °C | ||
| UP Counter | ||
| 16TSSOP | ||
| No | ||
| 16 | ||
| 5.1 x 4.5 x 0.95 mm | ||
| 50 pF | ||
| No | ||
| Asynchronous | ||
| TSSOP | ||
| No | ||
| Negative-Edge | ||
| Binary | ||
| 5 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |