74HC273D,652
Flip Flop, 74HC273, D, 26 ns, 122 MHz, 5.2 mA, 20 Pins, SOIC
- RoHS 10 Compliant
- Tariff Charges
The 74HC273; 74HCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset inputs. The outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on master reset forces the outputs LOW independently of clock and data inputs. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- Input levels:
- For 74HC273: CMOS level
- For 74HCT273: TTL level
- Common clock and master reset
- Eight positive edge-triggered D-type flip-flops
- Complies with JEDEC standard no. 7A
- ESD protection:
- HBM JESD22-A114F exceeds 2000 V
- MM JESD22-A115-A exceeds 200 V.
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Technical Attributes
Find Similar Parts
Description | Value | |
---|---|---|
No | ||
Single-Ended | ||
Gold | ||
HC | ||
D-Type Bus Interface | ||
260 | ||
-5.2 mA | ||
150@2V|30@4.5V|26@6V ns | ||
0.008 mA | ||
Surface Mount | ||
MSL 1 - Unlimited | ||
8 | ||
8 | ||
8 | ||
1 | ||
0 | ||
-40 to 125 °C | ||
Single-Ended | ||
20SO | ||
20 | ||
Non-Inverting | ||
13 x 7.6 x 2.45 mm | ||
50 pF | ||
No | ||
Master Reset | ||
SOIC | ||
Positive-Edge | ||
5 V |
ECCN / UNSPSC / COO
Description | Value |
---|---|
Country of Origin: | RECOVERY FEE |
ECCN: | EAR99 |
HTSN: | 8542390050 |
Schedule B: | 8542390060 |