PDP SEO Portlet

74HC193DB,118

Counter, Presettable Binary, Synchronous, Up / Down, 74HC, 49 MHz, Max Count 15, 2 V to 6 V, 16 Pins, SSOP

Manufacturer:Nexperia
Product Category: Logic ICs, Counters
Avnet Manufacturer Part #: 74HC193DB,118
Secondary Manufacturer Part#: 74HC193DB,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74HC193 and 74HCT193 are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC193 and 74HCT193 are 4-bit synchronous binary up/down counters. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time, or erroneous operation will result. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The 74HC193 and 74HCT193 each contain four master-slave JK flip-flops with the necessary steering logic to provide the asynchronous reset, load, and synchronous count up and count down functions. Each flip-flop contains JK feedback from slave to master, such that a LOW-to-HIGH transition on the CPD input will decrease the count by one, while a similar transition on the CPU input will advance the count by one. One clock should be held HIGH while counting with the other, otherwise the circuit will either count by twos or not at all, depending on the state of the first flip-flop, which cannot toggle as long as either clock input is LOW. Applications requiring reversible operation must make the reversing decision while the activating clock is HIGH to avoid erroneous counts. The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state

  • Synchronous reversible 4-bit binary counting
  • Asynchronous parallel load
  • Asynchronous reset
  • Expandable without external logic

Technical Attributes

Find Similar Parts

Description Value
Bi-Directional
Gold
HC
Counter
260
215@2V|43@4.5V|37@6V ns
0.008 mA
Surface Mount
MSL 1 - Unlimited
2
4
4
1
0
4
-40 to 125 °C
Up Counter/Down Counter
16SSOP
Yes
16
Synchronous
6.4 x 5.4 x 1.8 mm
50 pF
No
Asynchronous
SSOP
Yes
Positive-Edge
Binary
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542330001
Schedule B: 8542330000
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:2000  Mult:2000  
USD $: