PDP SEO Portlet

74HC175D,653

Flip Flop, 74HC175, D, 30 ns, 89 MHz, 5.2 mA, 16 Pins, SOIC

Manufacturer:Nexperia
Product Category: Logic ICs, Flip Flops
Avnet Manufacturer Part #: 74HC175D,653
Secondary Manufacturer Part#: 74HC175D,653
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74HC175; 74HCT175 are quad positive edge-triggered D-type flip-flops with individual data inputs (Dn) and both outputs. The common clock (CP) and master reset inputs load and reset all flip-flops simultaneously. The D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition is stored in the flip-flop and appears at the Q output. A LOW on master reset causes the flip-flops and outputs to be reset LOW. The device is useful for applications where both the true and complement outputs are required and the clock and master reset are common to all storage elements.

  • Input levels:
    • For 74HC175: CMOS level
    • For 74HCT175: TTL level
  • Four edge-triggered D-type flip-flops
  • Asynchronous master reset
  • Complies with JEDEC standard no. 7A
  • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V.
  • Multiple package options
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Gold
HC
D-Type Bus Interface
260
-5.2 mA
175@2V|35@4.5V|30@6V ns
0.008 mA
Surface Mount
MSL 1 - Unlimited
4
4
4
1
0
-40 to 125 °C
Differential
16SO
16
Inverting|Non-Inverting
10 x 4 x 1.45 mm
50 pF
Master Reset
SOIC
Positive-Edge
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  5000.0
Ships in 1 bus. day
Additional inventory
Factory Lead Time: 70 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $:
2500+
$0.3482
5000+
$0.33427
10000+
$0.31164
20000+
$0.30468
40000+
$0.29075