74HC165D,653
Shift Register, 74HC165, Parallel to Serial, Serial to Serial, 1 Element, 8 -Bit, 16 Pins, SOIC
- RoHS 10 Compliant
- Tariff Charges
The 74HC165D is a 8bit parallel in/serial out shift register with complementary serial outputs in 16 pin SOIC package. This high speed Si-gate CMOS device comply with JEDEC JEDSD 7A. The 74HC165D is pin compatible with low power schottky TTL (LSTTL). When parallel load input is LOW, parallel data from the D0 to D7 inputs are loaded into register asynchronously. When parallel load input is high, data enters the register serially at DS input and shifts one place to the right with each positive going clock transition. This feature allows parallel to serial converter expansion by tying Q7 output to DS input of succeeding stage. The clock input is a gated OR structure which allows one input to be used as an active low clock enable input. The low to high transition of clock enable input should only take place while clock input is high for predictable operation.
- Asynchronous 8-bit parallel load
- Synchronous serial input
- CMOS Input level
- Complies with JEDEC standard No. 7A
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Uni-Directional | ||
| Gold | ||
| HC | ||
| Shift Register | ||
| 260 °C | ||
| 28@6V ns | ||
| 8 uA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 0 | ||
| 9 | ||
| 1 | ||
| 1 | ||
| 0 | ||
| 8 | ||
| 2 to 6 V | ||
| -40 to 125 °C | ||
| Serial/Parallel to Serial | ||
| 3-State | ||
| 16SO | ||
| Yes | ||
| 16 | ||
| Asynchronous|Synchronous | ||
| 10 x 4 x 1.45 mm mm | ||
| 50 pF | ||
| No | ||
| Asynchronous|Synchronous | ||
| Extended Industrial | ||
| SOIC | ||
| No | ||
| Positive-Edge | ||
| Octal | ||
| 5 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |