PDP SEO Portlet

74ALVCH16952DGG,11

Transceiver, Non Inverting, 74ALVCH16952, 2 Element, 2.3 V to 3.6 V, 56 Pins, TSSOP

Manufacturer:Nexperia
Avnet Manufacturer Part #: 74ALVCH16952DGG,11
Secondary Manufacturer Part#: 74ALVCH16952DGG,11
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74ALVCH16952 consists of two sections, each containing a dual octal non-inverting registered transceiver. Two 8-bit back to back registers store data flowing in both directions between two bidirectional buses. Data applied to the inputs is entered and stored on the rising edge of the clock (nCPAB and nCPBA) provided that the clock enable (nCEAB and nCEBA) is LOW. The data is then present at the output buffers, but is only accessible when the output enable input (nOEAB and nOEBA) is LOW. Data flow from A inputs to B outputs is the same as for B inputs to A outputs.

  • CMOS low-power consumption
  • Multibyte flow-through pinout architecture
  • Low inductance, multiple center power and ground pins for minimum noise and ground bounce
  • Direct interface with TTL levels
  • Output drive capability 50 ? transmission lines at 85 °C
  • Complies with JEDEC standard JESD8-B

Technical Attributes

Find Similar Parts

Description Value
Yes
Bi-Directional
Gold
ALVC
Registered Transceiver
260
-24 mA
24 mA
4.6@2.7V|3.9@3.3V ns
40 uA
Surface Mount
MSL 1 - Unlimited
16
2
2 Low
2 Low
0
-40 to 85 °C
LVTTL
3-State
56TSSOP
56
Non-Inverting
14.1 x 6.2 x 1.05 mm
50 pF
No
TSSOP
Positive-Edge

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:2000  Mult:2000  
USD $:
2000+
$1.16683
4000+
$1.11792
8000+
$1.076
16000+
$1.04805
32000+
$1.00613