74ALVC74D,118
Flip Flop, 74ALVC74, D, 4.4 ns, 425 MHz, 24 mA, 14 Pins, SOIC
- RoHS 10 Compliant
- Tariff Charges
The 74ALVC74 is a dual positive-edge triggered, D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. Information on the data input is transferred to the Q output on the LOW-to-HIGH transition of the clock pulse. The D inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
- Wide supply voltage range from 1.65 to 3.6 V
- Complies with JEDEC standard: JESD8-7 (1.65 to 1.95 V) JESD8-5 (2.3 to 2.7 V) JESD8B/JESD36 (2.7 to 3.6 V).
- 3.6 V tolerant inputs/outputs
- CMOS low power consumption
- Direct interface with TTL levels (2.7 to 3.6 V)
- Power-down mode
- Latch-up performance exceeds 250 mA
- ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V.
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| No | ||
| Single-Ended | ||
| Gold | ||
| ALVC | ||
| D-Type | ||
| 265 | ||
| -24 mA | ||
| 2.8@2.7V|2.7@3V to 3.6V ns | ||
| 0.0002 mA | ||
| Surface Mount | ||
| MSL 1 - Unlimited | ||
| 2 | ||
| 1 | ||
| 1 | ||
| 2 | ||
| 0 | ||
| -40 to 85 °C | ||
| Differential | ||
| 14SO | ||
| 14 | ||
| Inverting|Non-Inverting | ||
| 8.75 x 4 x 1.45 mm | ||
| 50 pF | ||
| No | ||
| Set, Reset | ||
| SOIC | ||
| Positive-Edge | ||
| 1.8|2.5|3.3 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542390050 |
| Schedule B: | 8542390060 |