PDP SEO Portlet

74AHC74PW-Q100J

Flip Flop, 74AHC74, D, 9.3 ns, 170 MHz, 8 mA, 14 Pins, TSSOP

Manufacturer:Nexperia
Product Category: Logic ICs, Flip Flops
Avnet Manufacturer Part #: 74AHC74PW-Q100J
Secondary Manufacturer Part#: 74AHC74PW-Q100J
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 74AHC74-Q100 is a high-speed Si-gate CMOS device and is pin compatible with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A. The 74AHC74-Q100; 74AHCT74-Q100 is a dual positive-edge triggered, D-type flip-flop with individual data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs. It also has complementary outputs. The set and reset are asynchronous active LOW inputs that operate independent of the clock input. Information on the data input is transferred to the Q output on the LOW to HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to the LOW to HIGH clock transition for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)
    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
  • Balanced propagation delays
  • All inputs have Schmitt-trigger actions
  • Inputs accept voltages higher than VCC
  • Input levels:
    • For 74AHC74-Q100: CMOS level
    • For 74AHCT74-Q100: TTL level
  • ESD protection:
    • MIL-STD-883, method 3015 exceeds 2000 V
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 ?)
  • Multiple package options

Technical Attributes

Find Similar Parts

Description Value
No
Single-Ended
Gold over Nickel Palladium
AHC
D-Type
260
-8 mA
15.4@3 to 3.6V|9.3@4.5 to 5.5V ns
0.002 mA
Surface Mount
MSL 1 - Unlimited
2
1
1
2
0
-40 to 125 °C
Differential
14TSSOP
14
Inverting|Non-Inverting
5.1(Max) x 4.4 x 0.95(Max)
50 pF
No
Automotive
Set, Reset
TSSOP
Positive-Edge
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 112 Weeks
Price for: Each
Quantity:
Min:7500  Mult:2500  
USD $:
7500+
$0.17143
15000+
$0.16718
30000+
$0.16479
60000+
$0.16238
120000+
$0.16