PDP SEO Portlet

74AHC595D,118

Shift Register, 74AHC595, Serial to Parallel, Serial to Serial, 1 Element, 8 -Bit, 16 Pins, SOIC

Manufacturer:Nexperia
Product Category: Logic ICs, Shift Registers
Avnet Manufacturer Part #: 74AHC595D,118
Secondary Manufacturer Part#: 74AHC595D,118
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

<p>The 74AHC595-Q100; 74AHCT595-Q100 are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard No. 7A.</p><p>The 74AHC595-Q100; 74AHCT595-Q100 are 8-stage serial shift registers with a storage register and 3-state outputs. The registers have separate clocks.</p><p>Data is shifted on the positive-going transitions of the shift register clock input (SHCP). The data in each register is transferred to the storage register on a positive-going transition of the storage register clock input (STCP). If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register.</p><p>The shift register has a serial input (DS) and a serial standard output (Q7S) for cascading. It is also provided with asynchronous reset (active LOW) for all 8 shift register stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the storage register appears at the output whenever the output enable input is LOW.</p><p>This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.</p><p>The 74AHC595-Q100; 74AHCT595-Q100 are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard No. 7A.</p><p>The 74AHC595-Q100; 74AHCT595-Q100 are 8-stage serial shift registers with a storage register and 3-state outputs. The registers have separate clocks.</p><p>Data is shifted on the positive-going transitions of the shift register clock input (SHCP). The data in each register is transferred to the storage register on a positive-going transition of the storage register clock input (STCP). If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register

<ul><li>Automotive product qualification in accordance with AEC-Q100 (Grade 1) <ul><li>Specified from -40 °C to +85 °C and from -40 °C to +125 °C</li></ul></li><li>Balanced propagation delays</li><li>All inputs have Schmitt-trigger actions</li><li>Inputs accept voltages higher than VCC</li><li>Input levels: <ul><li>The 74AHC595-Q100 operates with CMOS input levels</li><li>The 74AHCT595-Q100 operates with TTL input levels</li></ul></li><li>ESD protection: <ul><li>MIL-STD-883, method 3015 exceeds 2000 V</li><li>HBM JESD22-A114F exceeds 2000 V</li><li>MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 ?)</li></ul></li><li>Multiple package options</li></ul>

Technical Attributes

Find Similar Parts

Description Value
Uni-Directional
Gold
AHC
Shift Register
260
16.5@3.3V|10@5V ns
0.004 mA
Surface Mount
MSL 1 - Unlimited
0
1
9
1
0
8
-40 to 125 °C
Serial to Serial/Parallel
3-State
16SO
No
16
10 x 4 x 1.45 mm
50 pF
No
Asynchronous
SOIC
No
Positive-Edge
5 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542390050
Schedule B: 8542390060
In Stock :  0
Additional inventory
Factory Lead Time: 372 Weeks
Price for: Each
Quantity:
Min:7500  Mult:2500  
USD $:
7500+
$0.23363
15000+
$0.22384
30000+
$0.21545
60000+
$0.20985
120000+
$0.20146