MT53E256M16D1FW-046 WT:B
DRAM, Mobile LPDDR4, 4 Gbit, 256M x 16bit, 2.133 GHz, TFBGA, 200 Pins
MT53E256M16D1FW-046 WT:B is a mobile LPDDR4 SDRAM. The low-power DDR4 SDRAM with low VDDQ (LPDDR4X) is a high-speed CMOS, dynamic random-access memory. The device is internally configured with x16 I/O, 8-banks. Each of the x16’s 536,870,912-bit banks are organized as 32,768 rows by 1024 columns by 16 bits. LPDDR4 uses a double-data-rate (DDR) protocol on the DQ bus to achieve high-speed operation. The DDR interface transfers two data bits to each DQ lane in one clock cycle and is matched to a 16n-prefetch DRAM architecture.
- 16n prefetch DDR architecture, 8 internal banks per channel for concurrent operation
- Single-data-rate CMD/ADR entry, bidirectional/differential data strobe per byte lane
- Programmable READ and WRITE latencies (RL/WL), programmable and on-the-fly burst lengths (BL=16, 32)
- Directed per-bank refresh for concurrent bank operation and ease of command scheduling
- On-chip temperature sensor to control self refresh rate
- Partial-array self refresh (PASR), selectable output drive strength (DS), clock-stop capability
- 2133MHz clock rate, 4266Mb/s/pin data rate
- 4Gb total density, 1.10V VDD2/0.60V or 1.10V VDDQ operating voltage
- 256 Meg x 16 configuration
- 200-ball TFBGA package, -30°C to +85°C operating temperature
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 2.133 GHz | ||
| Mobile LPDDR4 | ||
| TFBGA | ||
| Surface Mount | ||
| 256M x 16bit | ||
| 4 Gbit | ||
| 200 | ||
| 85 °C | ||
| -30 °C | ||
| 1.1 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320028 |
| Schedule B: | 8542320060 |