PDP SEO Portlet

MT53E128M32D2FW-046 IT:A

DRAM, Mobile LPDDR4, 4 Gbit, 128M x 32bit, 2.133 GHz, TFBGA, 200 Pins

Manufacturer:Micron
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: MT53E128M32D2FW-046 IT:A
Secondary Manufacturer Part#: 80AH8321
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

MT53E128M32D2FW-046 IT:A is a mobile LPDDR4 SDRAM. The low-power DDR4 SDRAM (LPDDR4) or low VDDQ (LPDDR4X) is a high-speed CMOS, dynamic random-access memory. The device is internally configured with x16 channel, each channel has8-banks. LPDDR4 uses a double-data-rate (DDR) protocol on the DQ bus to achieve high-speed operation. The DDR interface transfers two data bits to each DQ lane in one clock cycle and is matched to a 16n-prefetch DRAM architecture.

  • 16n prefetch DDR architecture, 8 internal banks per channel for concurrent operation
  • Single-data-rate CMD/ADR entry, bidirectional/differential data strobe per byte lane
  • Programmable READ and WRITE latencies (RL/WL), programmable and on-the-fly burst lengths (BL=16, 32)
  • Directed per-bank refresh for concurrent bank operation and ease of command scheduling
  • On-chip temperature sensor to control self refresh rate
  • Partial-array self refresh (PASR), selectable output drive strength (DS), clock-stop capability
  • 2133MHz clock rate, 4266Mb/s/pin data rate
  • 4Gb total density, 1.10V VDD2/0.60V or 1.10V VDDQ operating voltage
  • 128 Meg x 32 configuration
  • 200-ball TFBGA package, -40°C to +95°C operating temperature

Technical Attributes

Find Similar Parts

Description Value
2.133 GHz
Mobile LPDDR4
TFBGA
Surface Mount
128M x 32bit
4 Gbit
200
95 °C
-40 °C
1.1 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320028
Schedule B: 8542320070
In Stock :  0
Additional inventory
Factory Lead Time: 74 Weeks
Price for: Each
Quantity:
Min:1  Mult:1  
USD $:
1+
$15.81
10+
$10.38
25+
$9.44
50+
$8.8
100+
$8.21
250+
$6.9
500+
$6.67