MT47H64M16NF-25E AAT:M
DRAM, DDR2, 1 Gbit, 64M x 16bit, 400 MHz, TFBGA, 84 Pins
MT47H64M16NF-25E AAT:M is a DDR2 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the DDR2 SDRAM consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bitwide, one-half-clock-cycle data transfers at the I/O balls.
- Operating voltage range is 1.8V (VDD CMOS)
- 64Meg x 16 configuration, automotive qualified
- Packaging style is 84-ball FBGA, 8mm x 12.5mm
- Timing (cycle time) is 2.5ns at CL = 5 (DDR2-800)
- Automotive temperature range is –40°C to +105°C, 8D response time
- Data rate is 800MT/s, JEDEC-standard 1.8V I/O (SSTL_18-compatible)
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- WRITE latency = READ latency - 1 ?CK, adjustable data-output drive strength
- 64ms, 8192-cycle refresh, supports JEDEC clock jitter specification
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 13 Bit | ||
| 16 Bit | ||
| 1 Gbit | ||
| Tin-Silver-Copper | ||
| 260 | ||
| 400 MHz | ||
| 160 mA | ||
| Surface Mount | ||
| 16 Bit | ||
| 16 Bit | ||
| 1.8 V | ||
| -40 to 105 °C | ||
| 64M x 16 | ||
| 84FBGA | ||
| 84 | ||
| 12.5 x 8 x 0.98 | ||
| Automotive | ||
| FBGA | ||
| DDR2 SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320002 |
| Schedule B: | 8542320060 |