PDP SEO Portlet

MT47H128M16RT-25E:C TR

DRAM Chip DDR2 SDRAM 2G-Bit 128Mx16 1.8V 84-Pin FBGA T/R

Manufacturer:Micron
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: MT47H128M16RT-25E:C TR
Secondary Manufacturer Part#: MT47H128M16RT-25E:C TR
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single READ or WRITE operation for the DDR2 SDRAM effectively consists of a single 4n-bitwide, two-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The DDR2 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS as well as to both edges of CK. Read and write accesses to the DDR2 SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst r

  • VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V
  • JEDEC-standard 1.8V I/O (SSTL_18-compatible)
  • Differential data strobe (DQS, DQS#) option
  • 4n-bit prefetch architecture
  • Duplicate output strobe (RDQS) option for x8
  • DLL to align DQ and DQS transitions with CK
  • 8 internal banks for concurrent operation
  • Programmable CAS latency (CL)
  • Posted CAS additive latency (AL)
  • WRITE latency = READ latency - 1 tCK
  • Programmable burst lengths: 4 or 8
  • Adjustable data-output drive strength
  • 64ms, 8192-cycle refresh
  • On-die termination (ODT)
  • Industrial temperature (IT) option
  • RoHS-compliant
  • Supports JEDEC clock jitter specification

Technical Attributes

Find Similar Parts

Description Value
14 Bit
16 Bit
2 Gbit
Tin-Silver-Copper
260 °C
400 MHz
105 mA
0.4 ns
Surface Mount
8
16 Bit
16 Bit
1.8000 V
0 to 85 °C
128M x 16
84FBGA
84
9 x 12.5 x 0.95 mm
Commercial
FBGA
DDR2 SDRAM

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320024
Schedule B: 8542320060
In Stock :  0
Additional inventory
Factory Lead Time: 777 Weeks
Price for: Each
Quantity:
Min:2000  Mult:2000  
USD $:
2000+
$10.8976
4000+
$10.842
8000+
$10.7864
12000+
$10.7308
16000+
$10.6752