MT46H16M32LFBQ-5 AAT:C TR
DRAM Chip DDR SDRAM 512M-Bit 16M x 32 1.8V 90-Pin VF-BGA T/R
The 512Mb Mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 134,217,728-bit banks is organized as 8192 rows by 1024 columns by 16 bits. Each of the x32’s 134,217,728-bit banks is organized as 8192 rows by 512 columns by 32 bits. In the reduced page-size (LG) option, each of the x32’s 134,217,728- bit banks are organized as 16,384 rows by 256 columns by 32 bits.
- VDD/VDDQ = 1.70–1.95V
- Bidirectional data strobe per byte of data (DQS)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Differential clock inputs (CK and CK#)
- Commands entered on each positive CK edge
- DQS edge-aligned with data for READs; center aligned with data for WRITEs
- Four internal banks for concurrent operation
- Data masks (DM) for masking write data—one mask per byte
- Programmable burst lengths (BL): 2, 4, 8, or 16
- Concurrent auto precharge option is supported
- Auto refresh mode
- 1.8V LVCMOS-compatible inputs
- Deep power-down (DPD)
- Status read register (SRR)
- Selectable output drive strength (DS)
- Clock stop capability
- Self refresh mode not supported
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 13 Bit | ||
| 200 MHz | ||
| 32 Bit | ||
| 512 Mbit | ||
| DDR SDRAM | ||
| Tin-Silver-Copper | ||
| 200 MHz | ||
| 70 mA | ||
| 5 ns | ||
| 512 Mbit | ||
| Surface Mount | ||
| 90 | ||
| 32 Bit | ||
| 32 Bit | ||
| 1.8 V | ||
| -40 to 105 °C | ||
| 105 °C | ||
| -40 °C | ||
| 16M x 32 | ||
| 90VF-BGA | ||
| 90 | ||
| 13 x 8 x 0.625 | ||
| Automotive | ||
| VFBGA | ||
| 1.8 V | ||
| DDR SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320002 |
| Schedule B: | 8542320060 |