MT46H128M16LFDD-48 IT:C
DRAM Chip Mobile LPDDR SDRAM 2G-Bit 128Mx16 1.8V 60-Pin VFBGA
The 2Gb Mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 2,147,483,648 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 536,870,912-bit banks is organized as 16,384 rows by 2048 columns by 16 bits. Each of the x32’s 536,870,912-bit banks is organized as 16,384 rows by 1024 columns by 32 bits.
- VDD/VDDQ = 1.70–1.95V
- Bidirectional data strobe per byte of data (DQS)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Differential clock inputs (CK and CK#)
- Commands entered on each positive CK edge
- DQS edge-aligned with data for READs; center aligned with data for WRITEs
- 4 internal banks for concurrent operation
- Data masks (DM) for masking write data; one mask per byte
- Programmable burst lengths (BL): 2, 4, 8, or 16
- Concurrent auto precharge option is supported
- Auto refresh and self refresh modes
- 1.8V LVCMOS-compatible inputs
- Temperature-compensated self refresh (TCSR)2
- Partial-array self refresh (PASR)
- Deep power-down (DPD)
- Status read register (SRR)
- Selectable output drive strength (DS)
- Clock stop capability
- 64ms refresh; 32ms for the automotive temperature range
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 14 Bit | ||
| 16 Bit | ||
| 2 Gbit | ||
| Tin-Silver-Copper | ||
| 260 | ||
| 208 MHz | ||
| 100 mA | ||
| 6.5|5 ns | ||
| Surface Mount | ||
| 16 Bit | ||
| 16 Bit | ||
| 5.5, 2.3 V | ||
| -40 to 85 °C | ||
| 128M x 16 | ||
| 60VFBGA | ||
| 60 | ||
| 8 x 9 x 0.65 | ||
| Industrial | ||
| VFBGA | ||
| Mobile LPDDR SDRAM |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | PROJECTED FEE |
| ECCN: | EAR99 |
| HTSN: | 8542320024 |
| Schedule B: | 8542320060 |