MT41K128M8DA-107:J
DRAM, DDR3L, 1 Gbit, 128M x 8bit, 933 MHz, TFBGA, 78 Pins
MT41K128M8DA-107:J is a DDR3L SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.
- 128Meg x 8 configuration, data rate is 1866MT/s
- Packaging style is 78-ball 8mm x 10.5mm FBGA
- Timing (cycle time) is 1.07ns at CL = 13 (DDR3-1866)
- Operating temperature range is 0°C to +95°C, multipurpose register
- Supply voltage range is 1.283V to 1.45V, output driver calibration
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Differential clock inputs (CK, CK#), 8 internal banks
- Programmable CAS (READ) latency (CL), programmable CAS additive latency (AL)
- Selectable BC4 or BL8 on-the-fly (OTF), self refresh mode
- Self refresh temperature (SRT), automatic self refresh (ASR)
Technical Attributes
Find Similar Parts
Description | Value | |
---|---|---|
14 Bit | ||
933 MHz | ||
8 Bit | ||
1 Gbit | ||
DDR3L SDRAM | ||
Tin-Silver-Copper | ||
260 | ||
933 MHz | ||
36 mA | ||
1 Gbit | ||
Surface Mount | ||
78 | ||
8 Bit | ||
8 Bit | ||
1.35 V | ||
0 to 95 °C | ||
95 °C | ||
0 °C | ||
128M x 8 | ||
78F-BGA | ||
78 | ||
10.5 x 8 x 0.98 | ||
Commercial | ||
FBGA | ||
1.35 V | ||
DDR3L SDRAM |
ECCN / UNSPSC / COO
Description | Value |
---|---|
Country of Origin: | RECOVERY FEE |
ECCN: | EAR99 |
HTSN: | 8542320002 |
Schedule B: | 8542320060 |