SY100EL32VZG
Multiplier/Divider, Divide by 2, 1 Input, 3 GHz, 3.3 V to 5 V, 8 Pins, SOIC
- RoHS 10 Compliant
- Tariff Charges
The SY100EL32VZG is an Integrated ÷2 Divider with differential clock inputs and the VBB allow a differential, single-ended or AC-coupled interface to the device. If used, the VBB output should be bypassed to ground with a 0.01µF capacitor. Also note that the VBB is designed to be used as an input bias on the EL32V only, the VBB output has limited current sink and source capability. The reset pin is asynchronous and is asserted on the rising edge. Upon power-on, the internal flip-flop will attain a random state, the reset allows for the synchronization of multiple EL32Vs in a system.
- 510ps Propagation delay
- 3GHz Toggle frequency
- High bandwidth output transitions
- Internal 75kΩ input pull-down resistors
Technical Attributes
Find Similar Parts
Description | Value | |
---|---|---|
1 x 1:2 | ||
Gold over Nickel Palladium | ||
30 mA | ||
Surface Mount | ||
MSL 3 - 168 hours | ||
3.3, 5 V | ||
-40 to 85 °C | ||
Single-Ended/Differential | ||
8SOIC | ||
8 | ||
Single | ||
4.93 x 3.94 x 1.48 mm | ||
SOIC | ||
Clock Divider |
ECCN / UNSPSC / COO
Description | Value |
---|---|
Country of Origin: | RECOVERY FEE |
ECCN: | EAR99 |
HTSN: | 8542390050 |
Schedule B: | 8542390060 |