LAN9211-ABZJ
Ethernet CTLR Single Chip 10Mbps/100Mbps 3.3V 56-Pin QFN
- RoHS 10 Compliant
- Tariff Charges
The LAN9211 is a full-featured, single-chip 10/100 Ethernet controller designed for embedded applications where performance, flexibility, ease of integration and system cost control are required. The LAN9210 is fully IEEE 802.3 10BASE-T and 802.3u 100BASE-TX compliant, and supports HP Auto-MDIX. The LAN9211 includes an integrated Ethernet MAC and PHY with a high-performance SRAM-like slave interface. The simple, yet highly functional host bus interface provides a glue-less connection to most common 16-bit microprocessors and microcontrollers as well as 32-bit microprocessors with a 16-bit external bus. The integrated checksum offload engines enable the automatic generation of the 16-bit checksum for received and transmitted Ethernet frames, offloading the task from the CPU. The LAN9211 also includes large transmit and receive data FIFOs to accommodate high latency applications. In addition, the LAN9211 memory buffer architecture allows highly efficient use of memory resources by optimizing packet granularity
- Non-PCI Ethernet controller for performance sensitive applications
- 16-bit interface
- Burst-mode read support
- Minimizes dropped packets
- Internal buffer memory can store over 200 packets
- Automatic PAUSE and back-pressure flow control
- Minimizes CPU overhead
- Supports Slave-DMA
- Interrupt Pin with Programmable Hold-off timer
- Reduces system cost and increases design flexibility
- SRAM-like interface easily interfaces to most embedded CPU’s or SoC’s
- Reduced Power Modes
- Numerous power management modes
- Wake on LAN
- Magic packet wakeup
- Wakeup indicator event signal
- Link Status Change
- Single chip Ethernet controller
- Fully compliant with IEEE 802.3/802.3u standards
- Integrated Ethernet MAC and PHY
- 10BASE-T and 100BASE-TX support
- Full- and Half-duplex support
- Full-duplex flow cont
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Yes | ||
| Single Chip | ||
| Full Duplex|Half Duplex | ||
| 10|100 Mbps | ||
| Yes | ||
| PCI | ||
| Matte Tin | ||
| External|Internal | ||
| 260 | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 3.3 V | ||
| 0 to 70 °C | ||
| 56QFN | ||
| 56 | ||
| 8 x 8 x 0.95 mm | ||
| Commercial | ||
| IEEE 802.3|IEEE 802.3u | ||
| QFN |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542310030 |
| Schedule B: | 8542310055 |