LAN91C111I-NU
Ethernet Controller, MAC & PHY Ethernet Controller, IEEE 802.3, IEEE 802.3u, 2.97 V, 3.63 V, TQFP
- RoHS 10 Compliant
- Tariff Charges
The LAN91C111I-NU is a 10/100 Non-PCI Ethernet single-chip MAC and PHY designed to facilitate the implementation of a third generation of Fast Ethernet connectivity solutions for embedded applications. For this third generation of products, flexibility and integration dominate the design requirements. It is a mixed signal analogue/digital device that implements the MAC and PHY portion of the CSMA/CD protocol at 10 and 100 Mbps. The design will also minimize data throughput constraints utilizing a 32, 16 or 8-bit bus Host interface in embedded applications. The total internal memory FIFO buffer size is 8 Kbytes, which is the total chip storage for transmit and receive operations. It is software compatible with the LAN9000 family of products. Memory management is handled using a patented optimized MMU (Memory Management Unit) architecture and a 32-bit wide internal data path.
- Fully supports full duplex switched Ethernet
- Supports burst data transfer 8kbyte Internal memory for receive and transmit FIFO buffers
- Enhanced power management
- Built-in transparent arbitration
- Flat MMU architecture with symmetric transmit and receive structures and queues
- Low power CMOS design
- MII management serial interface
- Adaptive equalizer
- Baseline wander correction
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| Matte Tin | ||
| 260 | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 128 | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 128TQFP | ||
| 128 | ||
| 14 x 14 x 1 mm | ||
| Industrial | ||
| IEEE 802.3|IEEE 802.3u | ||
| TQFP |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | EAR99 |
| HTSN: | 8542310030 |
| Schedule B: | 8542310055 |