ATSAMR21E17A-MFT
MCU 32-Bit SAMR21 ARM Cortex M0+ RISC 128KB Flash 2.5V/3.3V 32-Pin QFN EP T/R
- RoHS 10 Compliant
- Tariff Charges
The Microchip | SMART SAM R21 is a series of low-power microcontrollers using the 32-bit ARM Cortex -M0+ processor and an integrated ultra-low power 2.4GHz ISM band transceiver. SAM R21 devices are available in 32- and 48-pin packages with up to 256KB Flash, 32KB of SRAM and are operating at a maximum frequency of 48MHz and reach 2.46 Coremark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Microchip Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces. All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption. The SAM R21 devices have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking, which is the module's ability to wake itself up and wake up its own clock, and hence perform predefined tasks without waking up the CPU. The CPU can then be only woken on a need basis, e.g. a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode.
- Processor
- ARM Cortex-M0+ CPU running at up to 48MHz
- Single-cycle hardware multiplier
- Micro Trace Buffer (MTB)
- Memories
- 768(1)/256/128/64KB in-system self-programmable Flash
- 32/16/8KB SRAM
- System
- Power-on reset (POR) and brown-out detection (BOD)
- Internal and external clock options with 48MH
- Digital Frequency Locked Loop (DFLL48M) and 48MH
- to 96MH
- Fractional Digital Phase Locked Loop (FDPLL96M)
- External Interrupt Controller (EIC)
- Up to 15 external interrupts
- One non-maskable interrupt
- Two-pin Serial Wire Debug (SWD) programming, test and debugging interface
- Low Power
- Idle and standby sleep modes
- SleepWalking peripherals
- Peripherals
- 12-channel Direct Memory Access Controller (DMAC)
- 12-channel Event System
- Integrated Ultra Low Power Transceiver for 2.4GH- ISM B
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 32 Bit | ||
| ARM Cortex M0+ | ||
| QFN EP | ||
| Surface Mount | ||
| I2C/SPI/UART/USART/U | ||
| 16 | ||
| 32 | ||
| 48 | ||
| 125 °C | ||
| -40 °C |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 5A992.C |
| HTSN: | 8542390010 |
| Schedule B: | 8542390010 |