PDP SEO Portlet

ATSAMD20J18A-ANT

MCU 32-Bit SAM D20J ARM Cortex M0+ RISC 256KB Flash 1.8V/2.5V/3.3V 64-Pin TQFP T/R

Manufacturer:Microchip
Avnet Manufacturer Part #: ATSAMD20J18A-ANT
Secondary Manufacturer Part#: ATSAMD20J18A-ANT
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The SAM D20 is a series of low-power microcontrollers using the 32-bit ARM Cortex -M0+ processor, and ranging from 32- to 64-pins with up to 256KB Flash and 32KB of SRAM. The SAM D20 devices operate at a maximum frequency of 48MHz and reach 2.14 Coremark/MHz They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces. All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies while enabling power saving by running each peripheral at its optimal clock frequency. The SAM D20 devices have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking. This feature allows the peripheral to wake up from sleep based on predefined conditions, and thus allows the CPU to wake up only when needed, e.g. when a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode. The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory.

  • Processor
    • ARM Cortex-M0+ CPU running at up to 48MHz
    • Single-cycle hardware multiplier
  • Memories
    • 16KB in-system self-programmable flash
    • 2KB SRAM
  • System
    • Power-on reset (POR) and brown-out detection (BOD)
    • Internal and external clock options with 48MHz Digital Frequency Locked Loop (DFLL48M)
    • External Interrupt Controller (EIC)
    • 16 external interrupts
    • One non-mask able interrupt
    • Two-pin Serial Wire Debug (SWD) programming, test and debugging interface
  • Low Power
    • Idle and standby sleep modes
    • SleepWalking peripherals
  • I/O
    • Up to 52 programmable I/O pins
  • Packages
    • 64-pin TQFP, QFN
    • 64-ball UFBGA
    • 48-pin TQFP, QFN
    • 45-ball WLCSP
    • 32-pin TQFP, QFN
  • Operating Voltage
    • 1.62V – 3.63V
  • Power Consumption
    • Down to 70µA/MHz i

Technical Attributes

Find Similar Parts

Description Value
32 Bit
ARM Cortex M0+
TQFP
Surface Mount
I2C/SPI/USART
SAM 32
SAM D2X
52
64
48
105 °C
-40 °C
SAM 32 Family SAM D2X Series Microcontrollers

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.A.2
HTSN: 8542310025
Schedule B: 8542310055
In Stock :  0
Additional inventory
Factory Lead Time: 28 Weeks
Price for: Each
Quantity:
Min:1500  Mult:1500  
USD $:
1500+
$3.72857
3000+
$3.52703
6000+
$3.43421
9000+
$3.34615
12000+
$3.2625