PDP SEO Portlet

IS66WVE4M16EBLL-70BLI-TR

PSRAM Async 64M-Bit 4M x 16 70ns 48-Pin TFBGA T/R

Manufacturer:ISSI
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: IS66WVE4M16EBLL-70BLI-TR
Secondary Manufacturer Part#: IS66WVE4M16EBLL-70BLI-TR
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The IS66WVE4M16EBLL integrated memory device containing 64Mbit Pseudo Static Random Access Memory using a self-refresh DRAM array organized as 4M words by 16 bits. The device includes several power saving modes : Partial Array Refresh mode where data is retained in a portion of the array and Deep Power Down mode. Both these modes reduce standby current drain. The die has separate power rails, Vddq and Vssq for the I/O to be run from a separate Power Supply: from the device core. PSRAM products are high-speed, CMOS pseudo-static random access memory developed for low-power, portable applications. The 64Mb DRAM core device is organized as 4 Meg x 16 bits. These devices include the industry-standard, asynchronous memory interface found on other low-power SRAM or pseudo-SRAM (PSRAM) offerings. For seamless operation on an asynchronous memory bus, PSRAM products incorporated a transparent self-refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write performance. A user-accessible configuration registers (CR) defines how the PSRAM device performs onchip refresh and whether page mode read accesses are permitted. This register is automatically loaded with a default setting during power-up and can be updated at anytime during normal operation. Special attention has been focused on current consumption during self-refresh. This product includes two system-accessible mechanisms to minimize refresh current. Setting sleep enable (ZZ#) to LOW enables one of two low-power modes: partial-array refresh (PAR) or deep power-down (DPD). PAR limits refresh to only that part of the DRAM array that contains essential data. DPD halts refresh operation altogether and is used when no vital information is stored in the device. The system-configurable refresh mechanisms are accessed through the CR.

  • Asynchronous and page mode interface
  • Dual voltage rails for optional performance
    • Vdd 2.7V to 3.6V, Vddq 2.7V to 3.6V
  • Page mode read access
    • Interpage Read access : 60ns, 70ns
    • Intrapage Read access : 25ns
  • Low Power Consumption
    • Asynchronous Operation
    • <30 mA
    • Intrapage Read< 23mA
    • Standby < 200 uA (max)
    • Deep power-down (DPD)< 10µA (Typ)
  • Low Power Feature
    • Temperature Controlled Refresh
    • Partial Array Refresh
    • Deep power-down (DPD) mode
  • Operating temperature Range
    • Automotive A1: -40°C to 85°C
  • Packages: 48-ball TFBGA

Technical Attributes

Find Similar Parts

Description Value
22 Bit
64 Mbit
Tin-Silver-Copper
260
70 ns
64 Mbit
Surface Mount
MSL 3 - 168 hours
48
16 Bit
1
4 MWords
-40 to 85 °C
85 °C
-40 °C
48TFBGA
48
6 x 8 x 0.9(Max)
Industrial
TFBGA
3.6 V
2.7 V
3.3, 3.3 V
Asynchronous
3, 3.3 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320002
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 84 Weeks
Price for: Each
Quantity:
Min:2500  Mult:2500  
USD $:
2500+
$3.14286
5000+
$3.0929
10000+
$3.0772
20000+
$3.0615
40000+
$3.0458