IS65WV25616BLL-70TLA3-TR
SRAM Chip Async Single 3.3V 4M-Bit 256K x 16 70ns 44-Pin TSOP-II T/R
The IS65WV25616 are high speed, low power, 4M bit SRAMs organized as 256K words by 16 bits. It is fabricated using high-performance CMOS technology .This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices. . When CS1\ is HIGH (deselected) or when CS1\ is low, and both LB\ and UB\ are HIGH, the device assumes a standby mode at which the power dpation can be reduced down with CMOS input levels. . Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable(WE/) controls both writing and reading of the memory. A data byte allows Upper Byte (UB\) and Lower Byte (LB/) access. . The IS65WV25616 are packaged in the JEDEC standard 44-Pin TSOP (TYPE II) and 48-pin mini BGA (6mmx8mm).
- High-speed access time: 55ns, 70ns
- CMOS low power operation 36 mW (typical) operating 9 µW (typical) CMOS standby
- TTL compatible interface levels
- Single power supply: 1.65V-2.2V Vdd
- 2.5V-3.6V Vdd
- Fully static operation: no Clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- Temperature offering
- A1: -40°C to +85°C
- A2: -40°C to +105°C
- A3: -40°C to +125°C
- Lead-free available
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 18 Bit | ||
| 4 Mbit | ||
| Matte Tin | ||
| 260 °C | ||
| 40 mA | ||
| 70 ns | ||
| 4 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 44 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1 | ||
| 256 kWords | ||
| -40 to 125 °C | ||
| 125 °C | ||
| -40 °C | ||
| 44TSOP-II | ||
| 44 | ||
| 18.52 x 10.29 x 1.05 mm | ||
| 0 | ||
| Automotive | ||
| TSOP-II | ||
| 3.3 V | ||
| 3.3000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |