IS61WV204816BLL-10TLI
SRAM Chip Async Single 3.3V 32M-Bit 2M x 16 10ns 48-Pin TSOP-I
The IS61WV204816BLL are high-speed, 32M bit static RAMs organized as 2048K words by 16 bits. It is fabricated high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices. When CS# is HIGH (deselected), the device assumes standby mode at which the power dpation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable (WE#) controls both writing and reading of the memory. A data byte allows Upper Byte (UB#) and Lower Byte (LB#) access. The device is packaged in the JEDEC standard 48-Pin TSOP (TYPE I) and 48-pin mini BGA (6mm x 8mm).
- High- performance, low power CMOS process
- Multiple center power and ground pins forgreater noise immunity
- Easy memory expansion with CS# and OE#
- TTL compatible inputs and outputs
- Single power supply
- 2.4V-3.6V Vdd
- Packages available :
- 48 ball mini BGA (6mm x 8mm)
- 48 pin TSOP (Type I)
- Industrial and Automotive temperature support
- Lead-free available
- Data Control for upper and lower bytes
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 21 Bit | ||
| 32 Mbit | ||
| Matte Tin | ||
| 260 °C | ||
| 100 mA | ||
| 10 ns | ||
| 32 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 48 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1 | ||
| 2 MWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 48TSOP-I | ||
| 48 | ||
| 12 x 18.4 x 1.05 mm | ||
| 0 | ||
| Industrial | ||
| TSOP-I | ||
| 3.6 V | ||
| 2.4 V | ||
| 3.3 V | ||
| 3.3000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |