IS61WV12816EDBLL-10TLI-TR
SRAM Chip Async Single 3.3V 2M-Bit 128K x 16 10ns 44-Pin TSOP-II T/R
The ISSI IS61WV12816EDBLL is a high-speed, 2,097,152-bit static RAMs organized as 131,072 words by 16 bits. It is fabricated using ISSI's high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields highperformance and low power consumption devices. When CE is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs, CE and OE. The active LOW Write Enable (WE) controls both writing and reading of the memory. A data byte allows Upper Byte (UB) and Lower Byte (LB) access. The IS61/64WV12816EDBLL is packaged in the JEDEC standard 44-pin TSOP-II and 48-pin Mini BGA (6mm x 8mm).
- 128K X 16 High Speed Asynchronous Cmos Static Ram With Ecc
- High-speed access time: 8, 10 ns
- Low Active Power: 85 mW (typical)
- Low Standby Power: 7 mW (typical) CMOS standby
- Single power supply
- Vdd 2.4V to 3.6V (10 ns)
- Vdd 3.3V ± 10% (8 ns)
- Fully static operation: no clock or refresh required
- Three state outputs
- Data control for upper and lower bytes
- Industrial and Automotive temperature support
- Lead-free available
- Error Detection and Error Correction
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 17 Bit | ||
| 2 Mbit | ||
| Matte Tin | ||
| 260 | ||
| 35 mA | ||
| 10 ns | ||
| 2 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 44 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1 | ||
| 128 kWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 44TSOP-II | ||
| 44 | ||
| 18.41 x 10.16 x 1 | ||
| No | ||
| Industrial | ||
| TSOP-II | ||
| 3.6 V | ||
| 2.4 V | ||
| 3 V | ||
| 3.3000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |