IS61WV12816BLL-12TLI-TR
SRAM Chip Async Single 3.3V 2M-Bit 128K x 16 12ns 44-Pin TSOP-II T/R
The IS61WV12816BLL are high-speed, 2,097,152-bit static RAM organized as 131,072 words by 16 bits. They are fabricated using high performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields access times as fast as 12 ns with low power consumption. When CE is HIGH (deselected), the device assumes a standby mode at which the power dpation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs, CE and OE. The active LOW Write Enable (WE) controls both writing and reading of the memory. A data byte allows Upper Byte (UB) and Lower Byte (LB) access. The IS61WV12816BLL are packaged in the JEDEC standard 44-pin TSOP (Type II) and 48-pin mini BGA (6mm x 8mm) .
- High-speed access time: 3.3V + 10%
- Operating Current: 25mA (typ.)
- Stand by Current: 400µA(typ.)
- TTL and CMOS compatible interface levels
- Fully static operation: no clocks or refresh required
- Three state outputs
- Data control for upper and lower bytes
- Commercial and Industrial temperatures available
- Lead-free available.
Technical Attributes
Find Similar Parts
| Description | Value | |
|---|---|---|
| 17 Bit | ||
| SDR | ||
| 2 Mbit | ||
| Matte Tin | ||
| 260 °C | ||
| 40 mA | ||
| 12 ns | ||
| 2 Mbit | ||
| Surface Mount | ||
| MSL 3 - 168 hours | ||
| 44 | ||
| 16 Bit | ||
| 16 Bit | ||
| 1 | ||
| 128 kWords | ||
| -40 to 85 °C | ||
| 85 °C | ||
| -40 °C | ||
| 44TSOP-II | ||
| 44 | ||
| No | ||
| Industrial | ||
| TSOP-II | ||
| 3.63 V | ||
| 2.97 V | ||
| 3.3 V | ||
| Asynchronous | ||
| 3.3000 V |
ECCN / UNSPSC / COO
| Description | Value |
|---|---|
| Country of Origin: | RECOVERY FEE |
| ECCN: | 3A991.B.2.A |
| HTSN: | 8542320041 |
| Schedule B: | 8542320040 |