PDP SEO Portlet

IS61VVPS204818B-166B3LI

SRAM Chip Sync Quad 1.8V 36M-Bit 2M x 18 165-Pin TFBGA

Manufacturer:ISSI
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: IS61VVPS204818B-166B3LI
Secondary Manufacturer Part#: IS61VVPS204818B-166B3LI
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 36Mb product family features high-speed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and networking applications. The IS61VPS102436B is organized as 2,096,952 words by 18 bits. Fabricated with advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input. Write cycles can be one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. The byte write operation is performed by using the byte write enable (BWE\) input combined with one or more individual byte write signals (BWX\). In addition, Global Write (GW\) is available for writing all bytes at one time, regardless of the byte write controls. Bursts can be initiated with either ADSP\ (Address Status Processor) or ADSC\ (Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally and controlled by the ADV\ (burst address advance) input pin. The mode pin is used to select the burst sequence order, Linear burst is achieved when this pin is tied LOW. Interleave burst is achieved when this pin is tied HIGH or left floating.

  • Internal self-timed write cycle
  • Individual Byte Write Control and Global Write
  • Clock controlled, registered address, data and control
  • Burst sequence control using MODE input
  • Three chip enable option for simple depth expansion and address pipelining
  • Common data inputs and data outputs
  • Auto Power-down during deselect
  • Single cycle deselect
  • Snooze MODE for reduced-power standby
  • JTAG Boundary Scan for BGA package
  • Power Supply: Vdd 1.8V (+ 5%), Vddq 1.8V (+ 5%)
  • JEDEC 100-Pin QFP package
  • Lead-free available.

Technical Attributes

Find Similar Parts

Description Value
21 Bit
Pipelined
166 MHz
SDR
36 Mbit
Tin-Silver-Copper
260
166 MHz
340 mA
36 Mbit
Surface Mount
165
18 Bit
18 Bit
4
2 MWords
-40 to 85 °C
85 °C
-40 °C
165TFBGA
165
13 x 15 x 0.79
No
Industrial
TFBGA
1.89 V
1.71 V
1.8 V
Synchronous
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.A
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 84 Weeks
Price for: Each
Quantity:
Min:144  Mult:144  
USD $:
144+
$151.613
288+
$145.706
576+
$139.799
1152+
$133.892
2304+
$131.43075