PDP SEO Portlet

IS61QDB22M18A-250M3LI

SRAM Chip Sync Dual 1.8V 36M-Bit 2M x 18 0.45ns 165-Pin FBGA

Manufacturer:ISSI
Product Category: Memory, SRAMs
Avnet Manufacturer Part #: IS61QDB22M18A-250M3LI
Secondary Manufacturer Part#: IS61QDB22M18A-250M3LI
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 36Mb IS61QDB22M18 are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. The input address bus operates at double data rate. The following are registered internally on the rising edge of the K clock: Read address, Read enable, Write enable, Byte writes, Data-in for early writes. The following are registered on the rising edge of the K# clock: Write address ,Byte writes, Data-in for second burst addresses. Byte writes can change with the corresponding data-in to enable or disable writes on a per-byte basis. An internal write buffer enables the data-ins to be registered half a cycle earlier than the write address. The first data-in burst is clocked at the same time as the write command signal, and the second burst is timed to the following rising edge of the K# clock. During the burst read operation, the data-outs from the first bursts are updated from output registers of the second rising edge of the C# clock (starting 1.5 cycles later after read command). The data-outs from the second bursts are updated with the third rising edge of the C clock. The K and K# clocks are used to time the data-outs whenever the C and C# clocks are tied high. The device is operated with a single +1.8V power supply and is compatible with HSTL I/O interfaces.

  • 2Mx18 configuration available
  • On-chip Delay-Locked Loop (DLL) for wide data valid window
  • Separate independent read and write ports with concurrent read and write operations
  • Synchronous pipeline read with EARLY write operation
  • Double Data Rate (DDR) interface for read and write input ports
  • Fixed 2-bit burst for read and write operations
  • Clock stop support
  • Two input clocks (K and K#) for address and control registering at rising edges only
  • Two output clocks (C and C#) for data output control
  • Two echo clocks (CQ and CQ#) that are delivered simultaneously with data
  • +1.8V core power supply and 1.5, 1.8V Vddq, used with 0.75, 0.9V Vref
  • HSTL input and output interface
  • Registered addresses, write and read controls, byte writes, data in, and data outputs
  • Full data coherency
  • Boundary scan using limited set of JTAG 1149.1 functions
  • Byte write capability
  • Fine ball

Technical Attributes

Find Similar Parts

Description Value
20 Bit
Pipelined
250 MHz
DDR
36 Mbit
Tin-Silver-Copper
260 °C
250 MHz
1050 mA
0.45 ns
36 Mbit
Surface Mount
MSL 3 - 168 hours
165
18 Bit
18 Bit
2
2 MWords
-40 to 85 °C
85 °C
-40 °C
165FBGA
165
15 x 17 x 0.94 mm
0
Industrial
FBGA
1.89 V
1.71 V
1.8 V
Synchronous
1.8000 V

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: 3A991.B.2.A
HTSN: 8542320041
Schedule B: 8542320040
In Stock :  0
Additional inventory
Factory Lead Time: 182 Weeks
Price for: Each
Quantity:
Min:105  Mult:105  
USD $:
105+
$45.0
210+
$44.28626
420+
$44.06146
840+
$43.83665
1680+
$43.61185