PDP SEO Portlet

IS46LR32160C-6BLA1

DRAM Chip Mobile DDR SDRAM 512M-Bit 16M x 32 1.8V 90-Pin TFBGA

Manufacturer:ISSI
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: IS46LR32160C-6BLA1
Secondary Manufacturer Part#: IS46LR32160C-6BLA1
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The IS46LR32160C is 536,870,912 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 4,194,304 words x 32 bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted on a 32-bit bus. The double data rate architecture is essentially a 2N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with LVCMOS.

  • JEDEC standard 1.8V power supply
  • VDD = 1.8V, VDDQ = 1.8V
  • Four internal banks for concurrent operation
  • MRS cycle with address key programs
    • CAS latency 2, 3 (clock)
    • Burst length (2, 4, 8, 16)
    • Burst type (sequential & interleave)
  • Fully differential clock inputs
  • All inputs except data & DM are sampled at the rising edge of the system clock
  • Data I/O transaction on both edges of data strobe
  • Bidirectional data strobe per byte of data (DQS)
  • DM for write masking only
  • Edge aligned data & data strobe output
  • Center aligned data & data strobe input
  • 64ms refresh period (8K cycle)
  • Auto & self refresh
  • Concurrent Auto Precharge
  • Maximum clock frequency up to 200MHZ
  • Maximum data rate up to 400Mbps/pin
  • Power Saving support PASR (Partial Array Self Refresh) Auto TCSR (Temperature Compensated Self Refresh) Deep Power Down Mode
  • Statu

Technical Attributes

Find Similar Parts

Description Value
13 Bit
166 MHz
32 Bit
512 Mbit
Mobile DDR SDRAM
Tin-Silver-Copper
260 °C
166 MHz
60 mA
5.5|8 ns
16M x 32bit
512 Mbit
Surface Mount
MSL 3 - 168 hours
90
4
32 Bit
32 Bit
1.8000 V
-40 to 85 °C
85 °C
-40 °C
16M x 32
90TFBGA
90
Automotive
TFBGA
Mobile DDR SDRAM

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320028
Schedule B: 8542320015
In Stock :  0
Additional inventory
Factory Lead Time: 70 Weeks
Price for: Each
Quantity:
Min:240  Mult:240  
USD $:
240+
$10.8702
480+
$10.8153
960+
$10.7604
1920+
$10.7055
3840+
$10.6506