PDP SEO Portlet

IS43R83200F-6TL

DRAM Chip DDR SDRAM 256M-Bit 32Mx8 2.5V 66-Pin TSOP-II

Manufacturer:ISSI
Product Category: Memory, DRAMs
Avnet Manufacturer Part #: IS43R83200F-6TL
Secondary Manufacturer Part#: IS43R83200F-6TL
  • Legend Information Icon RoHS 10 Compliant
  • Legend Information Icon Tariff Charges

The 256-Mbit DDR SDRAM achieves high speed data transfer using pipeline architecture and two data word accesses per clock cycle. The 268,435,456-bit memory array is internally organized as four banks of 64Mb to allow concurrent operations. The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts. The programmable features of burst length, burst sequence and CAS latency enable further advantages. The 8-bit data word size Input data is registered on the I/O pins on both edges of Data Strobe signal, while output data is referenced to both edges of Data Strobe and both edges of CLK. Commands are registered on the positive edges of CLK.An Auto Refresh mode is provided, along with a Self Refresh mode. All I/Os are SSTL_2 compatible.

  • Vdd and Vddq: 2.5V ± 0.2V
  • SSTL_2 compatible I/O
  • Double-data rate architecture; two data transfers per clock cycle
  • Bidirectional, data strobe (DQS) is transmitted/ received with data, to be used in capturing data at the receiver
  • DQS is edge-aligned with data for READs and centre-aligned with data for WRITEs
  • Differential clock inputs (CK and CK)
  • DLL aligns DQ and DQS transitions with CK transitions
  • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
  • Four internal banks for concurrent operation
  • Data Mask for write data. DM masks write data at both rising and falling edges of data strobe
  • Burst Length: 2, 4 and 8
  • Burst Type: Sequential and Interleave mode
  • Programmable CAS latency: 2, 2.5 and 3
  • Auto Refresh and Self Refresh Modes
  • Auto Precharge
  • TRAS Lockout supported (tRAP = tRCD)
  • Configuration(s): 32Mx8
  • Pac

Technical Attributes

Find Similar Parts

Description Value
13 Bit
167 MHz
8 Bit
256 Mbit
DDR SDRAM
Matte Tin
260
167 MHz
130 mA
0.7 ns
32M x 8bit
256 Mbit
Surface Mount
MSL 3 - 168 hours
66
4
8 Bit
8 Bit
3.3 V
0 to 70 °C
70 °C
0 °C
32M x 8
66TSOP-II
66
22.22 x 10.16 x 1
Commercial
TSOP-II
DDR SDRAM

ECCN / UNSPSC / COO

Description Value
Country of Origin: RECOVERY FEE
ECCN: EAR99
HTSN: 8542320024
Schedule B: 8542320015
In Stock :  0
Additional inventory
Factory Lead Time: 56 Weeks
Price for: Each
Quantity:
Min:324  Mult:108  
USD $:
324+
$2.5823
648+
$2.56912
1296+
$2.30472
2592+
$2.29284
5184+
$2.28096